

### FPGA-based SoC Design

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt

h\_da

Faculty of Electrical Engineering and Information Technology

fbeit

# Introduction to SystemVerilog HDL design

#### Today's Agenda

Intended topics for today's session

- Learning by example A first taste: A series of basic combinational and sequential SystemVerilog designs
- Conclusion and coding guidelines



### FPGA-based SoC Design

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt

h\_da

Faculty of Electrical Engineering and Information Technology

fbeit

# Introduction to SystemVerilog HDL design

#### **Objectives**

By the end of this lecture you will be able to ...

- design simple combinational circuits in SystemVerilog
- design simple clock-synchronous logic in SystemVerilog



### FPGA-based SoC Design

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt

h\_da

Faculty of Electrical Engineering and Information Technology

fbeit

# Introduction to SystemVerilog HDL design

#### Recommended Readings

Textbooks, Application Notes, White Papers ...

- Sutherland, S., "RTL Modeling with SystemVerilog for Simulation and Synthesis: Using SystemVerilog for ASIC and FPGA Design", CreateSpace Independent Publishing Platform, 2017
- Spear, C., "SystemVerilog for Verification: A Guide to Learning the Testbench Language Features", Springer, 3rd edition, 2012.



## Introduction to SystemVerilog HDL – Part #2

International Master of Science in Electrical Engineering

#### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt

h\_da

Faculty of Electrical Engineering and Information Technology

h\_da - fbeit - FPGA-based SoC Design

#### Combinational logic using for-loops

#### **Notes**

- A for-loop statement is used to create multiple instances of the hardware structure described within the body of the for loop ...
- The synthesis tool actually unrolls the loop.
- We will get to know even more powerful constructs to replicate hardware in future lectures

[SystemVerilog] Source Code: count\_bits.sv



h\_da
HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 5

h\_da - fbeit - FPGA-based SoC Design

#### Combinational logic using for-loops

```
1/1
   module adder 4bit behavioral (
      input logic [3:0] d0, d1, input logic cin,
      output logic [3:0] q, output logic cout
      );
      logic [4:0] carry;
      always comb begin
         carry[0] = cin;
         for(int i = 0; i < 4; i++) begin
10.
            a[i]
                       = d0[i] ^ d1[i] ^ carry[i];
11.
            carry[i+1] = d0[i] & d1[i]
12.
                         d0[i] & carry[i]
13.
                         d1[i] & carry[i];
14.
         end
15.
         cout = carry[4];
16.
      end
   endmodule
```

[SystemVerilog] Source Code: adder\_4bit\_behavioral.sv

- The "for statement" is executed at compile time (comparable to a macro expansion in 'C').
- Due to that, the for loop must have a specific range.

h\_da - fbeit - FPGA-based SoC Design

#### Combinational logic using for-loops

```
1/1
   module parity check (
      input logic [7:0] data,
      output logic q
      );
      logic is odd;
      integer i;
      always comb begin
        is odd = 0;
10.
      for(i=0; i <= 7; i++) begin
11.
                  is odd = is odd ^ data[i];
12.
        end
13.
      end
14.
15.
      assign q = is odd;
16.
    endmodule
```

[SystemVerilog] Source Code: parity\_check.sv

- This is a pretty complex description for something that can be implemented in single line of code using the XOR reduction operator.
- However, it again clearly illustrates the use of the for loop ...



h\_da - fbeit - FPGA-based SoC Design

#### Combining different procedural statements

```
1.
2. ...
3. for(...) begin
4. if(...)
5. case(...)
6. ...
7. endcase
8. else begin
9. ...
10. end
11. end
12. ...
```

[SystemVerilog] Source Code Excerpt

#### Notes

- Different procedural statements can be nested.
- The synthesis tool will start to translate from the inner-most scope outwards. For the upper example, it will first create multiplexer logic for the case statement, then produce multiplexer for the if-else part. Finally, all that logic is replicated based on the number of iterations of the for loop ...

h\_da - fbeit - FPGA-based SoC Design

### More on SystemVerilog operators ...

Introduction to SystemVerilog

h\_da - fbeit - FPGA-based SoC Design

### SystemVerilog Reduction Operators

- Overflow detection (AND)
- Verilog has six reduction operators, these operators accept a single vectored (multiple bit) operand, performs the appropriate bit-wise reduction on all bits of the operand, and returns a single bit result. Assume that the multi-bit signal is named d:
  - ~| d NAND | d OR ~| d NOR ^ d XOR (see next slide) ~^ d XNOR & d AND

HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 10

FACULTY OF ELECTRICAL ENGINEER AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob

h\_da - fbeit - FPGA-based SoC Design

#### SystemVerilog Reduction Operators



fbeit

FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob

h\_da - fbeit - FPGA-based SoC Design

### SystemVerilog Replication Operator

```
1. module bus_enable_4bit(
2.    input logic [3:0] d,
3.    input logic enable,
4.    output logic [3:0] q
5.    );
6.
7.    assign q = {4{enable}} & d;
8.
9. endmodule
```



[SystemVerilog] Source Code: bus\_enable\_4bit.sv

- Replication Operator { {} } repetitive concatenation of the same number/signal.
- The operands are the number of repetitions, as well as the actual bus or the wire.
- In the above example, we realize a multi-bit switch: Forward the input signal or set the output low.

h\_da - fbeit - FPGA-based SoC Design

### Bus Logic, Splitting and Reordering ...

```
1. module bus_concatenation(
2.    input logic [3:0] a,b,c,d,
3.    output logic [3:0] q
4.    );
5.
6. assign q = {a[2],a[1],b[2],c[2]};
7.
8. endmodule
```

[SystemVerilog] Source Code: bus\_concatenation.sv

#### Notes

• Only four bits out of the three 4-bit wide input buses a, b and c are forwarded to the output q (see bit mapping).

h\_da - fbeit - FPGA-based SoC Design

## **Sequential Logic** – Clock related logic

Introduction to SystemVerilog

fbeit

FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob



h\_da - fbeit - FPGA-based SoC Design

## Advantage of Clock-Synchronous Design – Guaranteeing Silicon Performance

Excerpt from Intel's Following Synchronous FPGA Design Practices ... The first step in good design methodology is to understand the implications of your design practices and techniques ... Good synchronous design practices can help you meet your design goals consistently. Problems with other design techniques can include reliance on propagation delays in a device, which can lead to race conditions, incomplete timing analysis, and possible glitches. In a synchronous design, a clock signal triggers every event ...

... If you ensure that all the timing requirements of the registers are met, a synchronous design behaves in a predictable and reliable manner for all process, voltage, and temperature (PVT) conditions. You can easily migrate synchronous designs to different device families or speed grades ...



h\_da - fbeit - FPGA-based SoC Design

### Single-Bit Delay Flip-Flop (DFF)



- The always\_ff construct is used to describe synchronous logic (flip-flops or registers.
- In the above example, the output is updated with every rising edge of the clock signal. Please note that the always\_ff construct must be always used in conjunction with a sensitivity list!
- Only use the always\_ff construct with the non-blocking assignment operator (<=). Never use blocking assignments (=) in an always\_ff block.</li>
- Do not assign the same variable from more than one always\_ff block (Race conditions in behavioral simulation, synthesizes incorrectly).

h\_da - fbeit - FPGA-based SoC Design

### Two Single-Bit Delay Flip-Flops (DFF)

```
1. module dff_2bit(
2.    input logic d0, d1, input logic clk,
3.    output logic q0, q1
4.    );
5.
6.    always_ff@(posedge clk) begin
7.        q0 <= d0;
8.        q1 <= d1;
9.    end
10.
11. endmodule</pre>
```

```
q0~reg0
d0
clk
                                          q0
               1'h0
                     SCLR
                     q1~reg0
d1
                     CLK
                                          q1
               1'h0
                     SCLR
                    RTI netlist
```

[SystemVerilog] Source Code: dff 2bit.sv

- Non-blocking assignments happen in parallel. In other words, if an always\_ff block contains multiple non-blocking assignments, which are literally written sequentially, you should think of all of the assignments being set at exactly the same time (and thus in parallel).
- If there are multiple statements within always\_ff block they must be bracketed with begin and end statements.

h\_da - fbeit - FPGA-based SoC Design

### Two Single-Bit Delay Flip-Flops (DFF) contd.

```
1. module dff_2bit(
2.    input logic [1:0] d, input logic clk,
3.    output logic [1:0] q
4.    );
5.
6.    always_ff@(posedge clk) begin
7.         q[0] <= d[0];
8.         q[1] <= d[1];
9.    end
10.
11. endmodule</pre>
```

[SystemVerilog] Source Code: dff\_2bit.sv

#### **Notes**

The above example represents an alternative description of the previous one.



h\_da - fbeit - FPGA-based SoC Design

### Two Single-Bit Delay Flip-Flops (DFF) contd.

```
1. module dff_2bit(
2.    input logic [1:0] d, input logic clk,
3.    output logic [1:0] q
4.    );
5.
6.    always_ff@(posedge clk) begin
7.         q <= d;
8.    end
9.
10. endmodule</pre>
```

[SystemVerilog] Source Code: dff\_2bit.sv

#### **Notes**

• The above example represents an alternative description of the previous two designs.



h\_da - fbeit - FPGA-based SoC Design

#### Synchronously resettable Delay Flip-Flop

```
1. module dff_sreset(
2.    input logic d, clk, reset_n,
3.    output logic q
4.    );
5.    always_ff@(posedge clk)
6.    if(reset_n == 0)
7.         q <= 0;
8.    else
9.         q <= d;
10. endmodule</pre>
```



[SystemVerilog] Source Code: dff\_sreset.sv

#### Notes

• In case of a synchronous reset, the state of the reset signal is evaluated with the occurrence of a rising clock edge.

fbeit

h\_da
HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 20

h\_da - fbeit - FPGA-based SoC Design

### Asynchronously resettable Delay Flip-Flop

```
1. module dff_areset(
2.    input logic d, clk, reset_n,
3.    output logic q
4.    );
5.    always_ff@(posedge clk, negedge reset_n)
6.        if(reset_n == 0)
7.        q <= 0;
8.        else
9.        q <= d;
10. endmodule</pre>
```



[SystemVerilog] Source Code: dff\_areset.sv

- In case of a asynchronous reset, the reset signal is not sampled with the clock signal! It is fully asynchronous with respect to the clock.
- We are using the name extension "\_n" to declare a low active signal.
- In the example above we are considering an active low asynchronous reset.

h\_da - fbeit - FPGA-based SoC Design

# Synchronous or Asynchronous resets? Which one to use?

?

Introduction to SystemVerilog

#### Note

• In the FPGA context, this question is a bit more complex than it might look at the first glimpse. We will discuss this topic in greater detail in lectures about timing analysis.

h\_da - fbeit - FPGA-based SoC Design

#### Asynchronously resettable Delay Flip-Flop with synchronous load

```
1/1
   module dff areset sload(
      input logic d, data, clk, reset n, sload,
      output logic q
      );
      always ff@(posedge clk, negedge reset n)
         if(reset n == 0)
             a <= 0;
         else if(sload) 
                               short for sload == 1
             q <= data;
10.
         else
11.
             a \le d;
    endmodule
```



[SystemVerilog] Source Code: dff\_areset\_sload.sv

#### Notes

The delay flip-flop is updated using sload with the occurrence of a rising clock edge.

h\_da - fbeit - FPGA-based SoC Design

#### Synchronously resettable Delay Flip-Flop with synchronous load



[SystemVerilog] Source Code: dff areset sload.sv

- The same circuit as before, however right now with a synchronous reset.
- As can be seen, the if-else construct infers a priority routing network.

h\_da - fbeit - FPGA-based SoC Design

#### Asynchronously resettable Delay Flip-Flop with dedicated enable input



[SystemVerilog] Source Code: dff\_areset\_enable.sv

- The output is only updated if the enable signal is set high.
- The enable input configuration requires an asynchronous reset input.





## SystemVerilog – A first set of coding guidelines

International Master of Science in Electrical Engineering

#### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt

h\_da

Faculty of Electrical Engineering and Information Technology

h\_da - fbeit - FPGA-based SoC Design

### **Coding Guidelines**

- When modeling sequential (clock synchronous) logic, use non-blocking assignments!
- When modeling combinational logic with an always\_comb block, use blocking assignments.
- When modeling both sequential and combinational logic within the same always\_ff block, use non-blocking assignments.
- Do not mix blocking and non-blocking assignments within a single always block.
- Do not make assignments to the same variable from more than one always block.
- If using SystemVerilog for RTL design, we use the SystemVerilog logic data type to declare all point-to-point nets, for all variables (logic driven by always blocks), for all input ports as well as for all output ports.